## Dr. S. Shirani COE2DI4 Midterm Test \#2 Nov. 9, 2010

Instructions: This examination paper includes 11 pages and 20 multiple-choice questions starting on page 3. You are responsible for ensuring that your copy of the paper is complete. Bring any discrepancy to the attention of your invigilator. The answers for all the questions must be indicated by filling the corresponding circle on the optical scanning (OMR) examination sheet. This OMR examination sheet is the only page to be handed in. The instructions for completing the OMR examination sheet are provided on page 2. Read and follow these instructions with care! There is one mark for each question. Answer all questions. There is no penalty for guessing. This is a closed book exam. No reference material of any kind is permitted. No calculators of any kind are permitted. Time allowed is $\mathbf{5 0}$ minutes.

Note: A' and $\overline{\mathrm{A}}$ are used interchangeably.

## OMR examination instructions

NOTE: IT IS YOUR RESPONSIBILITY TO ENSURE THAT THE ANSWER SHEET IS PROPERLY COMPLETED: YOUR EXAMINATION RESULT DEPENDS UPON PROPER ATTENTION TO THESE INSTRUCTIONS.

The scanner, which reads the sheets, senses the bubble shaded areas by their nonreflection of light. A heavy mark must be made, completely filling the circular bubble, with an HB pencil. Marks made with a pen or felt-tip marker will NOT be sensed. Erasures must be thorough or the scanner may still sense a mark. Do NOT use correction fluid on the sheets. Do NOT put any unnecessary marks or writing on the answer sheet.

1. Print your name, student number, course name, section number, instructor name and the date in the spaces provided at the top of Side 1 (red side) of the sheet. Then you MUST sign the sheet in the space marked SIGNATURE.
2. Mark your student number in the space provided and fill in the corresponding bubble numbers underneath.
3. Mark only ONE choice from the alternatives (1,2,3,4,5 or A,B,C,D,E) provided for each question. If there is a True/False question, enter response of 1 (or A) as True, and 2 (or B ) as False. The question number is to the left of the bubbles. Make sure that the number of the question on the scan sheet is the same as the question number on the test paper.
4. Pay particular attention to the Marking Directions on the form.
5. Begin answering questions using the first set of bubbles, marked "1".


# Multiple choice questions (numbered 1 to 20) indicate your answer by filling the corresponding circle on the OMR answer sheet 



Figure 1 - Circuit for question 1.

1. The circuit show in Figure 1 is designed using two multiplexers. This circuit is equivalent to:
2. a positive edge triggered T flip flop
3. a negative edge triggered T flip flop
4. a negative edge triggered $D$ flip flop
5. a positive edge triggered $D$ flip flop
6. a 4-to-1 multiplexer
7. We would like to use a T flip flop and design a circuit that works like a J-K flip flop. The simplified input to the T flip flop should be:
8. $\mathrm{T}=\mathrm{J}=\mathrm{K}$
9. $T=J Q^{\prime}+K^{\prime} Q$
10. $T=J Q+K Q$
11. $\quad T=J Q+K Q$
12. We cannot build a J-K flip flop using a T flip flop
13. How many 4-to-1 multiplexers are needed to implement a 64-to-1 multiplexer?
14. 20
15. 18
16. 21
17. 16
18. 17
19. How many 4-to-16 decoders are needed to implement an 8-to-256 decoder? Note, all the decoders have an enable input and all the inputs and outputs are un-inverted.
20. 2
21. 8
22. 9
23. 16
24. 17
25. What is the output, $f(a, b, c, d)$, for the circuit of Figure 2?
26. $\sum(1,3,6,13)$
27. $\sum(3,13,14)$
28. $\sum(1,3,5,6,9,10,14)$
29. $\sum(6,10,12,15)$
30. $\sum(1,13)$


Figure 2 - Circuit for questions 5.
6. What is the output for the following circuit?

1. $w=\bar{b} c$
2. $w=b \oplus c$
3. $w=\overline{b \oplus c}$
4. $w=\bar{b}+\bar{c}$
5. $w=b c$


Figure 3 - Circuit for questions 6.
7. What is the output for following circuit?

1. $Z(t)=X(t) X(t-1) \cdot Z(t-1)$
2. $Z(t)=X(t) Z(t) Z(t-1)$
3. $Z(t)=X(t-1) Z(t) Z(t-1)$
4. $Z(t)=X(t) X(t-1) Z(t-2)$
5. $Z(t)=X(t-1) X(t-2) Z(t-2)$


Figure 4 - Circuit for questions 7.
8. Which of the following statements is correct for the following circuit after using the shown clock?


Figure 5 - Circuit and clock pulse for questions 8.

1. Outputs for both flip flops will be 0 .
2. Flip flops will swap their outputs.
3. Outputs for both flip flops will be 1 .
4. Outputs for both flip flops will be the same but indeterminable.
5. None of the above.


Figure 6 - Sequential elements and output signal waveforms for questions 9, 10 and 11. Note, the sequential elements are assumed to be ideal, i.e., the propagation delay and setup and hold times are considered to be zero.
9. Given the clock and $\boldsymbol{d}_{\mathbf{i n}}$ waveforms in Figure 6(b) the waveform for $\mathbf{Q}_{\boldsymbol{A}}$ from Figure 6(a) is:

1. wave 1 from Figure 6(b)
2. wave 2 from Figure 6(b)
3. wave 3 from Figure 6(b)
4. wave 4 from Figure 6(b)
5. wave 5 from Figure 6(b)
6. Given the clock and $\boldsymbol{d}_{\text {in }}$ waveforms in Figure 6(b) the waveform for $\mathbf{Q}_{\boldsymbol{B}}$ from Figure 6(a) is:
7. wave 4 from Figure 6(b)
8. wave 5 from Figure 6(b)
9. wave 6 from Figure 6(b)
10. wave 7 from Figure 6(b)
11. wave 8 from Figure 6(b)
12. Given the clock and $\mathbf{d}_{\text {in }}$ waveforms in Figure 6(b) the waveform for $\mathbf{Q}_{\mathbf{c}}$ from Figure 6(a) is:
13. wave 4 from Figure 6(b)
14. wave 5 from Figure 6(b)
15. wave 6 from Figure 6(b)
16. wave 7 from Figure 6(b)
17. wave 8 from Figure 6(b)


Figure 7 - Circuit for question 12.
12. In Figure 7, if enable=1 and the current (or present) state is $\mathbf{Q}_{3} \mathbf{Q}_{2} \mathbf{Q}_{1} \mathbf{Q}_{0}=0101$, then the next state will be:

1. 1111
2. 1010
3. 1100
4. 0011
5.0000


Figure 8 - Circuits for question 13 (it is assumed that after power up the state is 001).
13. Using an up counter with parallel load capability ( $\mathbf{Q}_{2}$ and $\mathbf{D}_{2}$ are the most significant bits) we can generate a counting sequence $1,2,3,4,5,6$ using the circuit shown in:

1. Figure 8(a)
2. Figure 8(b)
3. Figure 8(c)
4. Figure 8(d)
5. none of the above

COE2DI4 Midterm Test 2


Figure 9 - Circuits for question 14 (it is assumed that after power up the state is 110 ).
14. Using a down counter with parallel load capability ( $\mathbf{Q}_{2}$ and $\mathbf{D}_{2}$ are the most significant bits) we can generate a counting sequence $6,5,4,3,2$ using the circuit shown in:

1. Figure 9(a)
2. Figure 9(b)
3. Figure 9(c)
4. Figure 9(d)
5. none of the above
6. Which of the circuits shown in Figure 10 are equivalent?
7. Figure 10(a) and Figure 10(c) only
8. Figure 10(a) and Figure 10(d) only
9. Figure 10(b) and Figure 10(c) only
10. Figure 10(b) and Figure 10(d) only
11. all of the above


Figure 10 - Circuits for question 15.


Figure 11 - Implementations for function $F(A, B, C)$ for question 16
16. Function $\mathbf{F}(\mathbf{A}, \mathbf{B}, \mathbf{C})=\boldsymbol{\Sigma} \mathbf{m}(0,7)$ can be implemented using $\mathbf{A}$ and $\mathbf{B}$ as the select (control) inputs to a 4-to-1 multiplexer. The correct implementation is:

1. shown in Figure 11(a)
2. shown in Figure 11(b)
3. shown in Figure 11(c)
4. shown in Figure 11(d)
5. none of the above
6. Function $\mathbf{F}(\mathbf{A}, \mathbf{B}, \mathbf{C})=\boldsymbol{\Sigma} \mathbf{m}(1,6)$ can be implemented using $\mathbf{C}$ as the select (control) input to a 2-to-1 multiplexer. The correct implementation is:
7. shown in Figure 12(a)
8. shown in Figure 12(b)
9. shown in Figure 12(c)
10. shown in Figure 12(d)
11. none of the above


Figure 12 - Implementations for function $F(A, B, C)$ for question 17


Figure 13 - Decoders without an enable signal for question 18
18. Figure 13 shows block diagrams and truth tables for decoders without an enable signal (Figure 13(a) for un-inverted outputs and Figure13(b) for inverted outputs). These decoders can be used for different implementations of function $\mathbf{F}(\mathbf{A}, \mathbf{B})=\boldsymbol{\Sigma} \mathbf{m}(1,2)$, which are:

1. shown in Figures 14(a) and 14(b) only
2. shown in Figures 14(c) and 14(d) only
3. shown in Figures 14(a) and 14(c) only
4. shown in Figures 14(b) and 14(d) only
5. shown in Figures 14(a), 14(b), 14(c) and 14(d)


Figure 14 - Implementations for function $F(A, B)$ for question 18
19. The single precision IEEE binary floating point representation for decimal number -0.75 is:

1. 101111111110000000000000000000000
2. 101111111100000000000000000000000
3. 101111110100000000000000000000000
4. 101111110110000000000000000000000
5. none of the above
6. Consider a carry look-ahead adder with two 8-bit operands $\mathbf{A}_{7} \mathbf{A}_{6} \mathbf{A}_{5} \mathbf{A}_{4} \mathbf{A}_{3} \mathbf{A}_{\mathbf{2}} \mathbf{A}_{\mathbf{1}} \mathbf{A}_{\mathbf{0}}$ and $B_{7} B_{6} B_{5} B_{4} B_{3} B_{2} B_{1} B_{0}$ and an input carry $C_{0}$. Then the logic equation for the output carry is
 $P_{7} P_{6} P_{5} P_{4} P_{3} P_{2} P_{1} G_{0}+P_{7} P_{6} P_{5} P_{4} P_{3} P_{2} P_{1} P_{0} C_{0}$, where the logic equations for carry generate and carry propagate are $\mathbf{G}_{\mathbf{i}}=\mathbf{A}_{\mathbf{i}} \mathbf{B}_{\mathbf{i}}$ and $\mathbf{P}_{\mathbf{i}}=\mathbf{A}_{\mathbf{i}}+\mathbf{B}_{\mathbf{i}}$ respectively. We assume a fan-in constraint of 3 and that the logic gates required for computing carry generate and carry propagate signals are not considered in the gate count for the logic used to implement the output carry $\mathbf{C}_{8}$. Then, to achieve the minimum propagation delay from any input to $\mathbf{C}_{8}$, the minimum number of gates used to implement $\mathbf{C}_{8}$ is:
7. 14 gates (10 AND gates plus 4 OR gates)
8. 15 gates (11 AND gates plus 4 OR gates)
9. 19 gates (14 AND gates plus 5 OR gates)
10. $\quad 21$ gates (16 AND gates plus 5 OR gates)
11. 23 gates (18 AND gates plus 5 OR gates)

## - THE END -

